Description
VHDL is a hardware description language that can be used to model a digital system at many levels of abstraction. Its powerful features enable modeling designs with high degrees of complexity. A VHDL Primer aims at introducing the VHDL language to the readers in a user-friendly, readable style, concentrating only on the most useful aspects of this language. It is contemporary and up-to-date as it incorporates the popular and widely used IEEE standard package. It is a must-have book for any one who wants to leverage the remarkable power of VHDL, and will help one master key VHDL techniques such a behavioral, dataflow and structural modeling, generics and configurations, subprograms and overloading, packages and libraries, model simulation, Advanced features include: entity statements, generate statements, aliases, guarded signals, attributes, and aggregate targets. The book includes modeling of regular structures, delays, conditional operations, state machines, Moore and Mealy FSMs, clock dividers, and much more.